DLA DSCC-VID-V62 03656 REV A-2009 MICROCIRCUIT DIGITAL ADVANCED HIGH SPEED CMOS HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS MONOLITHIC SILICON.pdf

上传人:孙刚 文档编号:689090 上传时间:2018-12-30 格式:PDF 页数:9 大小:130.79KB
下载 相关 举报
DLA DSCC-VID-V62 03656 REV A-2009 MICROCIRCUIT DIGITAL ADVANCED HIGH SPEED CMOS HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS MONOLITHIC SILICON.pdf_第1页
第1页 / 共9页
DLA DSCC-VID-V62 03656 REV A-2009 MICROCIRCUIT DIGITAL ADVANCED HIGH SPEED CMOS HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS MONOLITHIC SILICON.pdf_第2页
第2页 / 共9页
DLA DSCC-VID-V62 03656 REV A-2009 MICROCIRCUIT DIGITAL ADVANCED HIGH SPEED CMOS HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS MONOLITHIC SILICON.pdf_第3页
第3页 / 共9页
DLA DSCC-VID-V62 03656 REV A-2009 MICROCIRCUIT DIGITAL ADVANCED HIGH SPEED CMOS HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS MONOLITHIC SILICON.pdf_第4页
第4页 / 共9页
DLA DSCC-VID-V62 03656 REV A-2009 MICROCIRCUIT DIGITAL ADVANCED HIGH SPEED CMOS HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS MONOLITHIC SILICON.pdf_第5页
第5页 / 共9页
点击查看更多>>
资源描述

1、 REVISIONS LTR DESCRIPTION DATE APPROVED A Update boilerplate paragraphs to current requirements. - PHN 09-06-24 Thomas M. Hess Prepared in accordance with ASME Y14.24 Vendor item drawing REV PAGE REV PAGE REV STATUS OF PAGES REV A A A A A A A A A PAGE 1 2 3 4 5 6 7 8 9 PMIC N/A PREPARED BY Charles

2、F. Saffle DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO 43218-3990 Original date of drawing CHECKED BY Charles F. Saffle TITLE MICROCIRCUIT, DIGITAL, ADVANCED HIGH SPEED CMOS, HEX SCHMITT-TRIGGER INVERTER WITH TTL COMPATIBLE INPUTS, MONOLITHIC SILICON YY-MM-DD 03-08-19 APPROVED BY Thomas M. Hess SI

3、ZE A CODE IDENT. NO. 16236 DWG NO. V62/03656 REV A PAGE 1 OF 9 AMSC N/A 5962-V063-09 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited.Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLU

4、MBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03656 REV A PAGE 2 1. SCOPE 1.1 Scope. This drawing documents the general requirements of a high performance hex Schmitt-trigger inverter with TTL compatible inputs microcircuit, with an operating temperature range of -55C to +125C. 1.2 Vendor Item

5、Drawing Administrative Control Number. The manufacturers PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation: V62/03656 - 01 X E Drawing Device type Case outline Lead finish number (See 1.2.

6、1) (See 1.2.2) (See 1.2.3) 1.2.1 Device type(s). Device type Generic Circuit function 01 74AHCT14-EP Hex Schmitt-trigger inverter with TTL compatible inputs 1.2.2 Case outlines. The case outlines are as specified herein. Outline letter Number of pins JEDEC PUB 95 Package style X 14 JEDEC MO-153 Plas

7、tic small-outline Y 14 JEDEC MS-012 Plastic small-outline 1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer: Finish designator Material A Hot solder dip B Tin-lead plate C Gold plate D Palladium E Gold flash palladium Z Other

8、1.3 Absolute maximum ratings. 1/ Supply voltage range (VCC) . -0.5 V to +7.0 V Input voltage range (VI) . -0.5 V to +7.0 V 2/ Output voltage range (VO) . -0.5 V to VCC+ 0.5 V 2/ Input clamp current (IIK) (VIVCC) 20 mA Continuous output current (IO) (VO= 0 to VCC) 25 mA Continuous current through VCC

9、or GND . 50 mA Package thermal impedance (JA): X package . 113C/W 3/ Y package . 86C/W 3/ Storage temperature range (TSTG) . -65C to +150C 1/ Stresses beyond those listed under “absolute maximum rating” may cause permanent damage to the device. These are stress ratings only, and functional operation

10、 of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2/ The input and output voltage ratings may be exceeded if the input and o

11、utput current ratings are observed. 3/ The package thermal impedance is calculated in accordance with JESD 51-7. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03

12、656 REV A PAGE 3 1.4 Recommended operating conditions. 4/ 5/ Supply voltage range (VCC) . 4.5 V to 5.5 V Input voltage range (VI) . 0.0 V to 5.5 V Output voltage range (VO) . 0.0 V to VCCMaximum high level output current (IOH) . -8.0 mA Maximum low level output current (IOL) . 8.0 mA Operating free-

13、air temperature range (TA) -55C to +125C 2. APPLICABLE DOCUMENTS JEDEC PUB 95 - Registered and Standard Outlines for Semiconductor Devices JESD 51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages (Applications for copies should be addressed to the Electronic Indus

14、tries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http:/www.jedec.org) 3. REQUIREMENTS 3.1 Marking. Parts shall be permanently and legibly marked with the manufacturers part number as shown in 6.3 herein and as follows: A. Manufacturers name, CAGE code, or logo B. Pin 1 id

15、entifier C. ESDS identification (optional) 3.2 Unit container. The unit container shall be marked with the manufacturers part number and with items A and C (if applicable) above. 3.3 Electrical characteristics. The maximum and recommended operating conditions and electrical performance characteristi

16、cs are as specified in 1.3, 1.4, and table I herein. 3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein. 3.5 Diagrams. 3.5.1 Case outlines. The case outlines shall be as shown in 1.2.2 and figure 1. 3.5.2 Truth table. The truth

17、 table shall be as shown in figure 2. 3.5.3 Logic diagram. The logic diagram shall be as shown in figure 3. 3.5.4 Terminal connections. The terminal connections shall be as shown in figure 4. 3.5.5 Timing waveforms and test circuit. The timing waveforms and test circuit shall be as shown in figure 5

18、. 4/ Use of this product beyond the manufacturers design rules or stated parameters is done at the users risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits. 5/ All unused inputs of the device must be held at VCCor GND to ensure

19、 proper device operation. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03656 REV A PAGE 4 TABLE I. Electrical performance characteristics. 1/ Test Symbol Condit

20、ions VCCTemperature, TADevice type Limits Unit Min Max Positive going input threshold voltage VT+4.5 V 25C, -55C to 125C 01 0.9 1.9 V 5.5 V 1.0 2.1 Negative going input threshold voltage VT-4.5 V 25C, -55C to 125C 01 0.5 1.5 V 5.5 V 0.6 1.7 Positive going input threshold voltage VT4.5 V 25C, -55C to

21、 125C 01 0.4 1.4 V 5.5 V 0.4 1.5 High level output voltage VOHIOH= -50 A 4.5 V 25C, -55C to 125C 01 4.4 V IOH= -8 mA 4.5 V 25C 3.94 -55C to 125C 3.80 Low level output voltage VOLIOL= 50 A 4.5 V 25C, -55C to 125C 01 0.1 V IOL= 8 mA 4.5 V 25C 0.36 -55C to 125C 0.44 Input current IIVI= 5.5 V or GND 0.0

22、 V to 5.5 V 25C 01 0.1 A -55C to 125C 1.0 Quiescent supply current ICCVI= VCCor GND IO= 0 A 5.5 V 25C 01 2.0 A -55C to 125C 20.0 Quiescent supply current delta, TTL input levels ICC2/ One input at 3.4 V. Other inputs at VCCor GND 5.5 V 25C 01 1.35 mA -55C to 125C 1.5 Input capacitance CIVI= VCCor GN

23、D 5.0 V 25C 01 10 pF Power dissipation capacitance CpdNo load, f = 1 MHz 5.0 V 25C 01 12 TYP pF Quiet output, maximum dynamic VOLVOL(P)CL= 50 pF 3/ 5.0 V 25C 01 0.9 TYP V Quiet output, minimum dynamic VOLVOL(V)5.0 V 25C 01 -0.7 TYP V Quiet output, minimum dynamic VOHVOH(V)5.0 V 25C 01 4.3 TYP V High

24、 level dynamic input voltage VIH(D)5.0 V 25C 01 2.1 V Low level dynamic input voltage VIL(D)5.0 V 25C 01 0.5 V Propagation delay time, A to Y tPLH, tPHLCL= 15 pF See figure 5 4.5 V and 5.5 V 25C 01 7.0 ns -55C to 125C 1.0 8.0 CL= 50 pF See figure 5 4.5 V and 5.5 V 25C 01 8.0 -55C to 125C 1.0 9.0 1/

25、Testing and other quality control techniques are used to the extent deemed necessary to assure product performance over the specified temperature range. Product may not necessarily be tested across the full temperature range and all parameters may not necessarily be tested. In the absence of specifi

26、c parametric testing, product performance is assured by characterization and/or design. 2/ This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or VCC. 3/ Characteristics are for surface-mount packages only. Provided by IHSNot for ResaleNo

27、 reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03656 REV A PAGE 5 Case X Dimensions Symbol Millimeters Inches Symbol Millimeters Inches Min Max Min Max Min Max Min Max A - 1.20 - .047 E 4.30 4.

28、50 .169 .177 A1 0.05 0.15 .002 .006 E1 6.20 6.60 .244 .260 b 0.19 0.30 .007 .012 e 0.65 NOM .026 NOM c 0.15 NOM .006 NOM L 0.50 0.75 .020 .030 D 4.90 5.10 .193 .201 NOTES: 1. This drawing is subject to change without notice. 2. Body dimensions do not include mold flash or protrusion not to exceed 0.

29、15 mm. 3. Falls within JEDEC MO-153. 4. All linear dimensions are shown in millimeters (inches). Inches equivalents are given for general information only. FIGURE 1. Case outlines. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER

30、, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03656 REV A PAGE 6 Case Y Dimensions Symbol Millimeters Inches Symbol Millimeters Inches Min Max Min Max Min Max Min Max A - 1.75 - .069 E 3.81 4.00 .150 .157 A1 0.10 0.25 .004 .010 E1 5.80 6.20 .228 .244 b 0.35 0.51 .014 .020 e 1.27

31、NOM .050 NOM c 0.20 NOM .008 NOM L 0.40 1.12 .016 .044 D 8.55 8.75 .337 .344 NOTES: 1. This drawing is subject to change without notice. 2. Body dimensions do not include mold flash or protrusion not to exceed 0.006 inches (0.15 mm). 3. Falls within JEDEC MS-012. 4. All linear dimensions are shown i

32、n inches (millimeters). Metric equivalents are given for general information only. FIGURE 1. Case outlines - Continued. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO.

33、 V62/03656 REV A PAGE 7 (each inverter) Input A Output Y H L L H FIGURE 2. Truth table. FIGURE 3. Logic diagram. Device type 01 Case outlines: X and Y Terminal number Terminal symbol Terminal number Terminal symbol 1 1A 8 4Y 2 1Y 9 4A 3 2A 10 5Y 4 2Y 11 5A 5 3A 12 6Y 6 3Y 13 6A 7 GND 14 VCCFIGURE 4.

34、 Terminal connections. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03656 REV A PAGE 8 Notes: 1. CLincludes probe and jig capacitance. 2. Waveform 1 is for an o

35、utput with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. 3. All input pulses are supplied by generators having the following cha

36、racteristics: PRR 1 MHz, ZO= 50, tr 3 ns, tf 3 ns. 4. The outputs are measured one at a time with one input transition per measurement. 5. For 3-state and Open Drain outputs tests: tPLH/tPHLS1 = Open tPLZ/tPZLS1 = VCCtPHZ/tPZHS1 = GND Open Drain S1 = VCCFIGURE 5. Timing waveforms and test circuit. P

37、rovided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO SIZE A CODE IDENT NO. 16236 DWG NO. V62/03656 REV A PAGE 9 4. VERIFICATION 4.1 Product assurance requirements. The manufacturer is responsible for performin

38、g all inspection and test requirements as indicated in their internal documentation. Such procedures should include proper handling of electrostatic sensitive devices, classification, packaging, and labeling of moisture sensitive devices, as applicable. 5. PREPARATION FOR DELIVERY 5.1 Packaging. Pre

39、servation, packaging, labeling, and marking shall be in accordance with the manufacturers standard commercial practices for electrostatic discharge sensitive devices. 6. NOTES 6.1 ESDS. Devices are electrostatic discharge sensitive and are classified as ESDS class 1 minimum. 6.2 Configuration contro

40、l. The data contained herein is based on the salient characteristics of the device manufacturers data book. The device manufacturer reserves the right to make changes without notice. This drawing will be modified as changes are provided. 6.3 Suggested source(s) of supply. Identification of the sugge

41、sted source(s) of supply herein is not to be construed as a guarantee of present or continued availability as a source of supply for the item. Vendor item drawing administrative control number 1/ Device manufacturer CAGE code Vendor part number Top-Side Marking V62/03656-01XE 01295 SN74AHCT14MPWREP

42、AHT14EP V62/03656-01YE 01295 SN74AHCT14MDREP AHCT14MEP 1/ The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation. CAGE code Source of supply 01295 Texas Instruments, Inc. Semiconductor Group 8505 Forest lane P.O. Box 660199 Dallas, TX 75243 Point of contact: U.S. Highway 75 South P.O. Box 84, M/S 853 Sherman, TX 75090-9493 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-

展开阅读全文
相关资源
猜你喜欢
相关搜索

当前位置:首页 > 标准规范 > 国际标准 > 其他

copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
备案/许可证编号:苏ICP备17064731号-1