DLA SMD-5962-97524 REV B-2008 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《单片硅可编程逻辑阵列CMOS数字存储器微电路》.pdf

上传人:postpastor181 文档编号:701186 上传时间:2019-01-01 格式:PDF 页数:40 大小:496.23KB
下载 相关 举报
DLA SMD-5962-97524 REV B-2008 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《单片硅可编程逻辑阵列CMOS数字存储器微电路》.pdf_第1页
第1页 / 共40页
DLA SMD-5962-97524 REV B-2008 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《单片硅可编程逻辑阵列CMOS数字存储器微电路》.pdf_第2页
第2页 / 共40页
DLA SMD-5962-97524 REV B-2008 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《单片硅可编程逻辑阵列CMOS数字存储器微电路》.pdf_第3页
第3页 / 共40页
DLA SMD-5962-97524 REV B-2008 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《单片硅可编程逻辑阵列CMOS数字存储器微电路》.pdf_第4页
第4页 / 共40页
DLA SMD-5962-97524 REV B-2008 MICROCIRCUIT MEMORY DIGITAL CMOS PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《单片硅可编程逻辑阵列CMOS数字存储器微电路》.pdf_第5页
第5页 / 共40页
点击查看更多>>
资源描述

1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Update drawing to current requirements. Editorial changes throughout. - gap 02-05-15 Raymond Monnin B Boilerplate update, part of 5 year review. ksr 08-08-05 Robert M. Heber REV B B B B B SHEET 35 36 37 38 39 REV B B B B B B B B B B B B B B B B B

2、 B B B SHEET 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 REV STATUS REV B B B B B B B B B B B B B B OF SHEETS SHEET 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/A PREPARED BY Kenneth S. Rice DEFENSE SUPPLY CENTER COLUMBUS STANDARD MICROCIRCUIT DRAWING CHECKED BY Jeff Bowling COLUMBUS, OHI

3、O 43218-3990 http:/www.dscc.dla.mil THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS APPROVED BY Raymond Monnin AND AGENCIES OF THE DEPARTMENT OF DEFENSE DRAWING APPROVAL DATE 97-07-31 MICROCIRCUIT, MEMORY, DIGITAL, CMOS, PROGRAMMABLE LOGIC ARRAY, MONOLITHIC SILICON AMSC N/A REVISION LEVEL B SIZ

4、E A CAGE CODE 67268 5962-97524 SHEET 1 OF 39 DSCC FORM 2233 APR 97 5962-E463-08 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-97524 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL B

5、SHEET 2 DSCC FORM 2234 APR 97 1. SCOPE 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Ident

6、ifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. 1.2 PIN. The PIN is as shown in the following example: 5962 - 97524 01 Q X X Federal stock class designator RHA designator (see 1.2.1) Device type (see 1.2.2)Device class designatorCa

7、se outline (see 1.2.4) Lead finish (see 1.2.5) / (see 1.2.3) / Drawing number 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appe

8、ndix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: Device type Generic number Circuit function Access time 01 4013E-4 13000 gate programmable array 4

9、 ns 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accor

10、dance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: Outline letter Descriptive designator Terminals Package style X CMGA10-P223 223 Pin grid array package Y see figur

11、e 1 228 Quad flat package Z see figure 1 228 Quad flat package 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS

12、-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-97524 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL B SHEET 3 DSCC FORM 2234 APR 97 1.3 Absolute maximum ratings. 1/ 2/ Supply voltage range to ground potential (VCC) . -0.5 V dc to +7.0 V dc DC input voltage range (VIN) -0.5 V

13、 dc to VCC+0.5 V dc Voltage applied to three-state output (VTS) -0.5 V dc to VCC+0.5 V dc Lead temperature (soldering, 10 seconds) +260C Thermal resistance, junction-to-ambient (JA) +50C/W Power dissipation (PD) . 2.0 W Thermal resistance, junction-to-case (JC): Case outline X . See MIL-STD-1835 Cas

14、e outlines Y and Z . 20C/W 3/ Junction temperature (TJ) +150C 4/ Storage temperature range -65C to +150C 1.4 Recommended operating conditions. Supply voltage relative to ground (VCC) . +4.5 V dc minimum to +5.5 V dc maximum Input high voltage (VIH) 2.0 V dc to VCCInput low voltage (VIL) 0 V dc to 0.

15、8 V dc Maximum input signal transition time (tIN) 250 ns Case operating temperature range (TC) . -55C to +125C 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified her

16、ein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microc

17、ircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http:/assist.daps.dla.mil/quicksearc

18、h/ or from the Standardization Document Order Desk, 700 Robins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Non-Government publications. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are thos

19、e cited in the solicitation. ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard EIA/JESD78 - IC Latch-Up Test. (Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Boulevard, Arlington, VA 22201; http:/www.jedec.org.) (Non-Government standards and

20、other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) _ 1/ All voltage vaules in this drawing are with respect to VSS.2/ Stresses above the absolute ma

21、ximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 3/ When a thermal resistance for this case is specified in MIL-STD-1835 that value shall supersede the value indicated herein. 4/ Maximum junction temperatu

22、re shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-97524 DEFENSE SUPPLY CE

23、NTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL B SHEET 4 DSCC FORM 2234 APR 97 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applic

24、able laws and regulations unless a specific exemption has been obtained. 3. REQUIREMENTS 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturers Quality Management

25、(QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. 3.2 Design, construction, a

26、nd physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein and figur

27、e 1. 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. 3.2.3 Logic block diagram. The logic block diagram shall be as specified on figure 3. 3.3 Electrical performance characteristics and postirradiation parameter limits. Unless otherwise specified herein, the e

28、lectrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table IIA. The electrical test

29、s for each subgroup are defined in table I. 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturers PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the optio

30、n of not marking the “5962-“ on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. 3.5.1 Certification

31、/compliance mark. The certification mark for device classes Q and V shall be a “QML“ or “Q“ as required in MIL-PRF-38535. The compliance mark for device class M shall be a “C“ as required in MIL-PRF-38535, appendix A. 3.6 Certificate of compliance. For device classes Q and V, a certificate of compli

32、ance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.

33、2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturers product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-P

34、RF-38535, appendix A and herein. 3.7 Certificate of conformance. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. 3.8 Notification of cha

35、nge for device class M. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. 3.9 Verification and review for device class M. For device class M, DSCC, DSCCs agent, and the ac

36、quiring activity retain the option to review the manufacturers facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. 3.10 Microcircuit group assignment for device class M. Device class M devices covered by this drawing s

37、hall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-97524 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL B SHEET 5

38、 DSCC FORM 2234 APR 97 4. VERIFICATION 4.1 Sampling and inspection. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the f

39、orm, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 Screening. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qual

40、ification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. 4.2.1 Additional criteria for device class M. a. Delete the sequence specified as init

41、ial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 5 of table IIA herein. b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the prepari

42、ng or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. c. Interim and final electrical parameters shall be as specified in table IIA herein. 4.2.2 Additional crit

43、eria for device classes Q and V. a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturers QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control

44、of the device manufacturers Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent

45、specified in method 1015. b. Interim and final electrical test parameters shall be as specified in table IIA herein. c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. Provided by IHSNot for ResaleNo reproduction o

46、r networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-97524 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL B SHEET 6 DSCC FORM 2234 APR 97 TABLE I. Electrical performance characteristics. Limits Test Symbol Conditions 4.5 V VCC 5.5 V -

47、55C TC +125C unless otherwise specified Group A subgroupsDevice type Min Max Unit High level output voltage VOHVCC= 4.5 V, IOH= -4.0 mA 1,2,3 All 2.4 V Low level output voltage 1/ VOLVCC= 5.5 V, IOL= 12 mA, 1,2,3 All 0.4 V Quiescent LCA supply current 2/ ICCOVCC= VIN= 5.5 V 1,2,3 All 50 mA Input lea

48、kage current IILVIN= 0 V and 5.5 V, VCC= 5.5 V 1,2,3 All -10 +10 A Pad pull-up current (when selected) IRINVIN= 0 V 1,2,3 All -0.02 -0.25 mA Horizontal long line pull-up current (when selected) IRLLAt logic low 1,2,3 All 0.2 2.5 mA Input capacitance CINVCC= 5.0 V, f = 1 Mhz, VIN= 0 to 5 V, see 4.4.1

49、e 4 All 16 pF Output capacitance COUTVCC= 5.0 V, f = 1 Mhz, VOUT= 0 to 5 V, see 4.4.1e 4 All 16 pF Functional test FT See 4.4.1c 7, 8A, 8B All Tpid+ 24*Tilo+ Int. + Tops+ rtd tB1114 Tpid+ 24*Thho+ Int. + Tops+ rtd tB2138 Tpid+ 24*Tiho+ Int. + Tops+ rtd tB3162 Tpid+ 24*Trio+ Int. + Tops+ rtd tB4203 Tcko+ Int. + Tick

展开阅读全文
相关资源
猜你喜欢
相关搜索

当前位置:首页 > 标准规范 > 国际标准 > 其他

copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
备案/许可证编号:苏ICP备17064731号-1