DLA SMD-5962-90622 REV D-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON《硅单片 4M X 1动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf

上传人:fatcommittee260 文档编号:699787 上传时间:2019-01-01 格式:PDF 页数:42 大小:495.51KB
下载 相关 举报
DLA SMD-5962-90622 REV D-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON《硅单片 4M X 1动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf_第1页
第1页 / 共42页
DLA SMD-5962-90622 REV D-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON《硅单片 4M X 1动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf_第2页
第2页 / 共42页
DLA SMD-5962-90622 REV D-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON《硅单片 4M X 1动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf_第3页
第3页 / 共42页
DLA SMD-5962-90622 REV D-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON《硅单片 4M X 1动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf_第4页
第4页 / 共42页
DLA SMD-5962-90622 REV D-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON《硅单片 4M X 1动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf_第5页
第5页 / 共42页
点击查看更多>>
资源描述

1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Changes in accordance with NOR 5962-R204-95. jb 95-10-30 Michael A. Frye B Changes in accordance with NOR 5962-R051-98. ksr 98-03-06 Raymond Monnin C Changes in accordance with NOR 5962-R137-98. glg 98-07-20 Raymond Monnin D Boilerplate update an

2、d part of five year review. tcr 07-05-03 Robert M. Heber THE ORIGINAL FIRST PAGE OF THIS DRAWING HAS BEEN REPLACED. REV D D D D D D SHEET 35 36 37 38 39 40 REV D D D D D D D D D D D D D D D D D D D D SHEET 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 REV STATUS REV D D D D D D D D D D

3、 D D D D OF SHEETS SHEET 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/A PREPARED BY Kenneth Rice DEFENSE SUPPLY CENTER COLUMBUS STANDARD MICROCIRCUIT DRAWING CHECKED BY Kenneth Rice COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS APPROVED BY Michael A

4、. Frye MICROCIRCUIT, MEMORY, DIGITAL, CMOS 4M X 1 DYNAMIC RANDOM ACCESS MEMORY (DRAM) MONOLITHIC SILICON AND AGENCIES OF THE DEPARTMENT OF DEFENSE DRAWING APPROVAL DATE 92-03-05 AMSC N/A REVISION LEVEL D SIZE A CAGE CODE 67268 5962-90622 SHEET 1 OF 40 DSCC FORM 2233 APR 97 5962-E198-07 Provided by I

5、HSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-90622 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 2 DSCC FORM 2234 APR 97 1. SCOPE 1.1 Scope. This drawing documents two product assuranc

6、e class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels ar

7、e reflected in the PIN. 1.2 PIN. The PIN is as shown in the following example: 5962 - 90622 01 M X A Federal stock class designator RHA designator (see 1.2.1) Device type (see 1.2.2)Device class designatorCase outline (see 1.2.4) Lead finish (see 1.2.5) / (see 1.2.3) / Drawing number 1.2.1 RHA desig

8、nator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) in

9、dicates a non-RHA device. 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: Device type Generic number Circuit function Access time 01 4M x 1 Dynamic random access memory 120 ns 02 4M x 1 Dynamic random access memory 100 ns 03 4M x 1 Dynamic random access memory 80 n

10、s 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accorda

11、nce with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: Outline letter Case outline X See figure 1, (20-lead, 0.710“ x 0.497“ x 0.100“), flat package (top brazed) Y See fig

12、ure 1, (26/20-terminal, .710“ x .407“ x .092“), rectangular chip carrier package Z See figure 1, (26/20-terminal, .685“ x .370“ x .160“), rectangular chip carrier J-leaded package U See figure 1, (26/20-terminal, .685“ x .357“ x .080“), rectangular chip carrier package T See figure 1, (18-lead, .910

13、“ x .410“ x .140“), dual in-line package N See figure 1, (20-lead, 1.050“ x .395“ x .105“), zig-zag in-line package V D-6 (18-lead, .960“ x .310“ x .200“), dual-in-line package M See figure 1, (20-lead, .708“ x .415“ x .117“), flat package (bottom brazed) 1.2.5 Lead finish. The lead finish is as spe

14、cified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. _ 1/ Generic numbers are listed on the Standardized Military Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL- HDBK -103 (see 6.6.2 herein). Provided by IHSN

15、ot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-90622 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 3 DSCC FORM 2234 APR 97 1.3 Absolute maximum ratings. 2/ Voltage range on any pin -1.0 V d

16、c to 7.0 V dc Voltage range on VCC-1.0 V dc to 7.0 V dc Short circuit output current 50 mA Maximum power dissipation (PD) 1 W Storage temperature range . -65C to +150C Thermal resistance, junction-to-case (JC): Case outline V See MIL-STD-1835 Case outlines X, Y, Z, U, T, N, and M 20C/W 3/ Junction t

17、emperature (TJ) 4/. +175C 1.4 Recommended operating conditions. Supply voltage range (VCC) 5/ +4.5 V dc to +5.5 V dc High level input voltage range (VIH). 2.4 V dc minimum to 6.5 V dc maximum Low level input voltage range (VIL) 6/ -1.0 V dc minimum to 0.8 V dc maximum Case operating temperature rang

18、e (TC) -55C to +125C 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the soli

19、citation or contract. DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. DEPARTMENT

20、OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http:/assist.daps.dla.mil/quicksearch/ or http:/assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbi

21、ns Avenue, Building 4D, Philadelphia, PA 19111-5094.) _ 2/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 3/ When a thermal resistance for this case is specified in MIL-STD-

22、1835, that value shall supersede the value indicated herein. 4/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. 5/ All voltage values in this drawing are with respect to VSS. 6/ The alg

23、ebraic convention, where the more negative (less positive) limit is designated as a minimum, is used in this drawing for logic voltage levels only. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-90622 DEFENS

24、E SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 4 DSCC FORM 2234 APR 97 2.2 Non-Government publications. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the docume

25、nts cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) induced by Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to: A

26、STM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959; http:/www.astm.org.) ELECTRONICS INDUSTRIES ALLIANCE (EIA) JEDEC Standard EIA/JESD 78 - IC Latch-Up Test. (Applications for copies should be addressed to the Electronics Industries Alliance, 2500 Wilson Boulevar

27、d, Arlington, VA 22201; http:/www.jedec.org.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 Order of preceden

28、ce. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. 3. REQUIREMENTS 3.1 Item requiremen

29、ts. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.

30、The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-3

31、8535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. 3.2.1 Case outlines. The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. 3.2.3 Truth t

32、able. The truth table shall be as specified on figure 3. 3.2.4 Functional tests. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall

33、 be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be under the control of the

34、 device manufacturers Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request. 3.2.5 Die overcoat. Polyimide and silicone coatings are allowable as an overcoat on the die for alpha particle protection only. Each c

35、oated microcircuit inspection lot (see inspection lot as defined in MIL-PRF-38535) shall be subjected to and pass the internal moisture content test at 5000 ppm (see method 1018 of MIL-STD-883). The frequency of the internal water vapor testing shall not be decreased unless approved by the preparing

36、 activity for class M. The TRB will ascertain the requirements as provided by MIL-PRF-38535 for classes Q and V. Samples may be pulled any time after seal. 3.3 Electrical performance characteristics and postirradiation parameter limits. Unless otherwise specified herein, the electrical performance c

37、haracteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-90622 DEFENSE SU

38、PPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 5 DSCC FORM 2234 APR 97 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. 3.5 Marking. The part shall

39、be marked with the PIN listed in 1.2 herein. In addition, the manufacturers PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the “5962-“ on the device. For RHA product using this o

40、ption, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. 3.5.1 Certification/compliance mark. The certification mark for device classes Q and V shal

41、l be a “QML“ or “Q“ as required in MIL-PRF-38535. The compliance mark for device class M shall be a “C“ as required in MIL-PRF-38535, appendix A. 3.6 Certificate of compliance. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to

42、supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to l

43、isting as an approved source of supply for this drawing shall affirm that the manufacturers product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. 3.7 Certificate of conformance. A certi

44、ficate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. 3.8 Notification of change for device class M. For device class M, notification to DSCC-VA of c

45、hange of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. 3.9 Verification and review for device class M. For device class M, DSCC, DSCCs agent, and the acquiring activity retain the option to review the manufacturers facility

46、and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. 3.10 Microcircuit group assignment for device class M. Device class M devices covered by this drawing shall be in microcircuit group number 41 (see MIL-PRF-38535, appendix A).

47、 4. VERIFICATION 4.1 Sampling and inspection. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function

48、as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 Screening. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality c

展开阅读全文
相关资源
猜你喜欢
相关搜索

当前位置:首页 > 标准规范 > 国际标准 > 其他

copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
备案/许可证编号:苏ICP备17064731号-1