DLA SMD-5962-92132 REV D-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 64K X 4 DRAM MONOLITHIC SILICON《硅单块 64K X4动态随机存取存储器 互补金属氧化物半导体 数字主储存器微型电路》.pdf

上传人:eveningprove235 文档编号:700151 上传时间:2019-01-01 格式:PDF 页数:34 大小:372.94KB
下载 相关 举报
DLA SMD-5962-92132 REV D-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 64K X 4 DRAM MONOLITHIC SILICON《硅单块 64K X4动态随机存取存储器 互补金属氧化物半导体 数字主储存器微型电路》.pdf_第1页
第1页 / 共34页
DLA SMD-5962-92132 REV D-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 64K X 4 DRAM MONOLITHIC SILICON《硅单块 64K X4动态随机存取存储器 互补金属氧化物半导体 数字主储存器微型电路》.pdf_第2页
第2页 / 共34页
DLA SMD-5962-92132 REV D-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 64K X 4 DRAM MONOLITHIC SILICON《硅单块 64K X4动态随机存取存储器 互补金属氧化物半导体 数字主储存器微型电路》.pdf_第3页
第3页 / 共34页
DLA SMD-5962-92132 REV D-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 64K X 4 DRAM MONOLITHIC SILICON《硅单块 64K X4动态随机存取存储器 互补金属氧化物半导体 数字主储存器微型电路》.pdf_第4页
第4页 / 共34页
DLA SMD-5962-92132 REV D-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 64K X 4 DRAM MONOLITHIC SILICON《硅单块 64K X4动态随机存取存储器 互补金属氧化物半导体 数字主储存器微型电路》.pdf_第5页
第5页 / 共34页
点击查看更多>>
资源描述

1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Updated boilerplate. Make corrections to Table I and waveforms. Add case outline “Y“. Editorial changes throughout. 94-09-06 M. A. Frye B Updated boilerplate. Added device types 04-06. - glg 98-11-05 Raymond Monnin C Changes in accordance with No

2、tice of Revision (NOR) 5962-R068-99 glg 99-07-28 Raymond Monnin D Boilerplate update and part of five year review. tcr 06-07-21 Raymond Monnin THE ORIGINAL FIRST PAGE OF THIS DRAWING HAS BEEN REPLACED. REV SHET REV D D D D D D D D D D D D D D D D D D D SHEET 15 16 17 18 19 20 21 22 23 24 25 26 27 28

3、 29 30 31 32 33 REV STATUS REV D D D D D D D D D D D D D D OF SHEETS SHEET 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/A PREPARED BY Kenneth Rice DEFENSE SUPPLY CENTER COLUMBUS STANDARD MICROCIRCUIT DRAWING CHECKED BY Jeff Bowling COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil THIS DRAWING IS AVAILABL

4、E FOR USE BY ALL DEPARTMENTS APPROVED BY Michael A. Frye MICROCIRCUIT, MEMORY, DIGITAL, CMOS, 64K X 4 DRAM, MONOLITHIC SILICON AND AGENCIES OF THE DEPARTMENT OF DEFENSE DRAWING APPROVAL DATE 93-10-27 AMSC N/A REVISION LEVEL D SIZE A CAGE CODE 67268 5962-92132 SHEET 1 OF 33 DSCC FORM 2233 APR 97 5962

5、-E550-06 Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92132 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 2 DSCC FORM 2234 APR 97 1. SCOPE 1.1 Scope. This drawing document

6、s two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Ass

7、urance (RHA) levels are reflected in the PIN. 1.2 PIN. The PIN is as shown in the following example: 5962 - 92132 01 M X X Federal stock class designator RHA designator (see 1.2.1) Device type (see 1.2.2)Device class designatorCase outline (see 1.2.4) Lead finish (see 1.2.5) / (see 1.2.3) / Drawing

8、number 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA des

9、ignator. A dash (-) indicates a non-RHA device. 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: Device type Generic number 1/ Circuit function Access time Refresh 01,04 4C4067 64K x 4 bit DRAM 100 ns 256 cycles (4 ms) 02,05 4C4067 64K x 4 bit DRAM 120 ns 256 cycles

10、 (4 ms) 03,06 4C4067 64K x 4 bit DRAM 150 ns 256 cycles (4 ms) 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-

11、883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: Outline letter Descriptive designator Terminals Package

12、 style V GDIP1-T18, CDIP2-T18 18 Dual-in-line X See figure 1 18 Leadless chip carrier Y See figure 1 18 Leadless chip carrier 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. 1/ Generic numbers are also li

13、sted on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103 and QML-38535 (see 6.6.2 herein). Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZ

14、E A 5962-92132 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 3 DSCC FORM 2234 APR 97 1.3 Absolute maximum ratings. 2/ Supply voltage range on any pin -1.5 V dc to 7.0 V dc Short circuit output current. 50 mA Maximum power dissipation (PD) . 1.0 W Storage temperature

15、 range -65C to +150C Lead temperature (soldering, 10 seconds). +300C Thermal resistance, junction-to-case (JC): Case V See MIL-STD-1835 Case X and Y . 50C/W Junction temperature (TJ) +150C 1.4 Recommended operating conditions. Supply voltage range (VCC) +4.5 V dc to +5.5 V dc Power supply and signal

16、 reference (VSS) . 0.0 V dc High level input voltage range (VIH) 2.4 V dc minimum to 6.5 V dc maximum Low level input voltage range (VIL) -1.0 V dc minimum to 0.8 V dc maximum Case operating temperature range (TC) . -55C to +125C Refresh cycle time 4.0 ms 2. APPLICABLE DOCUMENTS 2.1 Government speci

17、fication, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF

18、-38535 - Integrated Circuits, Manufacturing, General Specification for. DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit

19、 Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http:/assist.daps.dla.mil/quicksearch/ or http:/assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Non-Gov

20、ernment publications. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents are the issues of the documents cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-00 - Sta

21、ndard Guide for the Measurement of Single Event Phenomena (SEP) induced by Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959; http:/www.astm.or

22、g.) _ 2/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCU

23、IT DRAWING SIZE A 5962-92132 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 4 DSCC FORM 2234 APR 97 ELECTRONICS INDUSTRIES ALLIANCE (EIA) JEDEC Standard EIA/JESD 78 - IC Latch-Up Test. (Applications for copies should be addressed to the Electronics Industries Allianc

24、e, 2500 Wilson Boulevard, Arlington, VA 22201; http:/www.jedec.org.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.

25、) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. 3. REQUIREME

26、NTS 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or functio

27、n as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as

28、 specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. 3.2.2 Terminal connections. The terminal connections shall be as specified o

29、n figure 2. 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 3 3.2.4 Functional tests. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to acc

30、omplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns sha

31、ll be under the control of the device manufacturers Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing or acquiring activity upon request. 3.3 Electrical performance characteristics and postirradiation parameter limits. Unless otherwise specif

32、ied herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table IIA. Th

33、e electrical tests for each subgroup are defined in table I. 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturers PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufactu

34、rer has the option of not marking the “5962-“ on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. 3.

35、5.1 Certification/compliance mark. The certification mark for device classes Q and V shall be a “QML“ or “Q“ as required in MIL-PRF-38535. The compliance mark for device class M shall be a “C“ as required in MIL-PRF-38535, appendix A. 3.6 Certificate of compliance. For device classes Q and V, a cert

36、ificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-H

37、DBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturers product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requ

38、irements of MIL-PRF-38535, appendix A and herein. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92132 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL D SHEET 5 DSCC FORM 2234 APR 97

39、3.7 Certificate of conformance. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. 3.8 Notification of change for device class M. For devic

40、e class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. 3.9 Verification and review for device class M. For device class M, DSCC, DSCCs agent, and the acquiring activity retain the optio

41、n to review the manufacturers facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. 3.10 Microcircuit group assignment for device class M. Device class M devices covered by this drawing shall be in microcircuit group num

42、ber 41 (see MIL-PRF-38535, appendix A). 4. VERIFICATION 4.1 Sampling and inspection. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall

43、 not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 Screening. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devi

44、ces prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. 4.2.1 Additional criteria for device class M. a. Delete the sequence

45、specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made availab

46、le to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b

47、 herein). c. Interim and final electrical parameters shall be as specified in table IIA herein. 4.2.2 Additional criteria for device classes Q and V. a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturers QM plan

48、in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturers Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MI

展开阅读全文
相关资源
  • SJ 50597-38-1995 半导体集成电路JM2148H型NMOS 1024×4位静态随机存取存储器详细规范.pdfSJ 50597-38-1995 半导体集成电路JM2148H型NMOS 1024×4位静态随机存取存储器详细规范.pdf
  • SJ 50597.38-1995 半导体集成电路.JM2148H型NMOS 1024×4位静态随机存取存储器详细规范.pdfSJ 50597.38-1995 半导体集成电路.JM2148H型NMOS 1024×4位静态随机存取存储器详细规范.pdf
  • SJ 50597 38-1995 半导体集成电路.JM2148H型NMOS 1024×4位静态随机存取存储器详细规范.pdfSJ 50597 38-1995 半导体集成电路.JM2148H型NMOS 1024×4位静态随机存取存储器详细规范.pdf
  • DLA SMD-5962-87703 REV A-2006 MICROCIRCUIT MEMORY DIGITAL BIPOLAR 256 X 9-BIT RAM MONOLITHIC SILICON《硅单块 256X9比特随机存取存储器 双极数字主储存器微型电路》.pdfDLA SMD-5962-87703 REV A-2006 MICROCIRCUIT MEMORY DIGITAL BIPOLAR 256 X 9-BIT RAM MONOLITHIC SILICON《硅单块 256X9比特随机存取存储器 双极数字主储存器微型电路》.pdf
  • DLA SMD-5962-89694 REV C-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 16 X 4 SRAM MONOLITHIC SILICON《硅单片 16K X 4 静态随机存取存储器 氧化物半导体数字记忆微型电路》.pdfDLA SMD-5962-89694 REV C-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 16 X 4 SRAM MONOLITHIC SILICON《硅单片 16K X 4 静态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf
  • DLA SMD-5962-92312 REV A-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 4MEG X 4 DRAM MONOLITHIC SILICON《硅单片 4M X 4动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdfDLA SMD-5962-92312 REV A-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 4MEG X 4 DRAM MONOLITHIC SILICON《硅单片 4M X 4动态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf
  • DLA SMD-5962-87593 REV C-2006 MICROCIRCUITS MEMORY DIGITAL NMOS 256 X 8 BIT RAM MONOLITHIC SILICON《硅单块 256 X8比特随机存取存储器 N沟道金属氧化物半导体 数字主存储器微型电路》.pdfDLA SMD-5962-87593 REV C-2006 MICROCIRCUITS MEMORY DIGITAL NMOS 256 X 8 BIT RAM MONOLITHIC SILICON《硅单块 256 X8比特随机存取存储器 N沟道金属氧化物半导体 数字主存储器微型电路》.pdf
  • DLA SMD-5962-89690 REV A-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 2K X 8 STATIC RAM (SRAM) MONOLITHIC SILICON《硅单片 2K X 8 静态随机存取存储器 氧化物半导体数字记忆微型电路》.pdfDLA SMD-5962-89690 REV A-2006 MICROCIRCUIT MEMORY DIGITAL CMOS 2K X 8 STATIC RAM (SRAM) MONOLITHIC SILICON《硅单片 2K X 8 静态随机存取存储器 氧化物半导体数字记忆微型电路》.pdf
  • DLA SMD-5962-93187 REV L-2007 MICROCIRCUIT HYBRID DIGITAL STATIC RANDOM ACCESS MEMORY CMOS 128K X 32-BIT《128K X 32位静态随机存取存储器 氧化物半导体数字混合微型电路》.pdfDLA SMD-5962-93187 REV L-2007 MICROCIRCUIT HYBRID DIGITAL STATIC RANDOM ACCESS MEMORY CMOS 128K X 32-BIT《128K X 32位静态随机存取存储器 氧化物半导体数字混合微型电路》.pdf
  • 猜你喜欢
    相关搜索

    当前位置:首页 > 标准规范 > 国际标准 > 其他

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1