DLA SMD-5962-92305 REV E-2002 MICROCIRCUIT MEMORY DIGITAL CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《硅单片 10000栅可编程逻辑阵列 氧化物半导体数字记忆微型电路》.pdf

上传人:王申宇 文档编号:700242 上传时间:2019-01-01 格式:PDF 页数:35 大小:324.30KB
下载 相关 举报
DLA SMD-5962-92305 REV E-2002 MICROCIRCUIT MEMORY DIGITAL CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《硅单片 10000栅可编程逻辑阵列 氧化物半导体数字记忆微型电路》.pdf_第1页
第1页 / 共35页
DLA SMD-5962-92305 REV E-2002 MICROCIRCUIT MEMORY DIGITAL CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《硅单片 10000栅可编程逻辑阵列 氧化物半导体数字记忆微型电路》.pdf_第2页
第2页 / 共35页
DLA SMD-5962-92305 REV E-2002 MICROCIRCUIT MEMORY DIGITAL CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《硅单片 10000栅可编程逻辑阵列 氧化物半导体数字记忆微型电路》.pdf_第3页
第3页 / 共35页
DLA SMD-5962-92305 REV E-2002 MICROCIRCUIT MEMORY DIGITAL CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《硅单片 10000栅可编程逻辑阵列 氧化物半导体数字记忆微型电路》.pdf_第4页
第4页 / 共35页
DLA SMD-5962-92305 REV E-2002 MICROCIRCUIT MEMORY DIGITAL CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《硅单片 10000栅可编程逻辑阵列 氧化物半导体数字记忆微型电路》.pdf_第5页
第5页 / 共35页
点击查看更多>>
资源描述

1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Added changes in accordance with NOR 5962-R148-94. 94-04-21 M. A. Frye B Added changes in accordance with NOR 5962-R155-95 95-06-16 M. A. Frye C Added device type 03. Editorial changes throughout document. 95-09-26 M. A. Frye D Changes in accorda

2、nce with NOR 5962-R007-97 96-10-04 Ray Monnin E Update drawing to current requirements. Editorial changes throughout. - gap 02-03-15 Ray Monnin REV SHET REV E E E E E E E E E E E E E E E E E E E E SHEET 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 REV STATUS REV E E E E E E E E E E E

3、E E E OF SHEETS SHEET 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/A PREPARED BY RAJESH PITHADIA DEFENSE SUPPLY CENTER COLUMBUS STANDARD MICROCIRCUIT DRAWING CHECKED BY KENNETH RICE COLUMBUS, OHIO 43216 http:/www.dscc.dla.mil THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS APPROVED BY MICHAEL FRYE A

4、ND AGENCIES OF THE DEPARTMENT OF DEFENSE DRAWING APPROVAL DATE 93-10-22 MICROCIRCUIT, MEMORY, DIGITAL, CMOS 10000 GATE PROGRAMMABLE LOGIC ARRAY, MONOLITHIC SILICON AMSC N/A REVISION LEVEL E SIZE A CAGE CODE 67268 5962-92305 SHEET 1 OF 34 DSCC FORM 2233 APR 97 5962-E279-02 DISTRIBUTION STATEMENT A. A

5、pproved for public release; distribution is unlimited.Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92305 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 REVISION LEVEL E SHEET 2 DSCC FORM 2234 APR

6、 97 1. SCOPE 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When

7、available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. 1.2 PIN. The PIN is as shown in the following example: 5962 - 92305 01 M X X Federal stock class designator RHA designator (see 1.2.1) Devicetype (see 1.2.2) Device class designator Caseoutline (see 1.2.4) Lea

8、d finish (see 1.2.5) / (see 1.2.3) / Drawing number 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA level

9、s and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: Device type Generic number Circuit function Access time 01 4010-10 10000 gate programmable array 10 ns 02 4010-6 10000 gate

10、programmable array 6 ns 03 4010-5 10000 gate programmable array 4.5 ns 1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for

11、MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: Outline letter Descriptive designator Terminals

12、 Package style X CMGA10-PN 191 1/ Pin grid array package Y see figure 1 196 Unformed-lead chip carrier Z CQCC1-F196 196 Unformed-lead chip carrier 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. _ 1/ 191

13、= actual number of pins used, not maximum listed in MIL-STD-1835. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92305 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 REVISION LEVEL E SHEET 3 DSCC F

14、ORM 2234 APR 97 1.3 Absolute maximum ratings. 2/ Supply voltage range to ground potential (VCC) -0.5 V dc to +7.0 V dc DC input voltage range -0.5 V dc to VCC+5.0 V dc Voltage applied to three-state output(VIS) . -0.5 V dc to VCC+5.0 V dc Thermal resistance, junction-to-case (JC): Case outlines X, Y

15、, and Z . See MIL-STD-1835 Junction temperature (TJ) +150C 3/ Lead temperature (soldering, 10 seconds) . +260C Storage temperature range . -65C to +150C 1.4 Recommended operating conditions. 4/ Supply voltage relative to ground(VCC) +4.5 V dc minimum to +5.5 V dc maximum Ground voltage (GND) . 0 V d

16、c Case operating temperature Range(TC) . -65C to +125C 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these doc

17、uments are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. SPECIFICATION DEPARTMENT OF DEFENSE MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. STANDARDS DEPARTMENT

18、OF DEFENSE MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. HANDBOOKS DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies

19、 of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) _ 2/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum level

20、s may degrade performance and affect reliability. 3/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. 4/ All voltage values in this drawing are with respect to GND. Provided by IHSNot fo

21、r ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92305 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 REVISION LEVEL E SHEET 4 DSCC FORM 2234 APR 97 2.2 Non-Government publications. The following documents form a part of

22、 this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DoDISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DoDISS are the issues of the docum

23、ents cited in the solicitation. ELECTRONIC INDUSTRIES ALLIANCE (EIA) JESD 78 - IC Latch-Up Test. (Application for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834.) 2.3 Order of precedence. In the event of a conflict between the text o

24、f this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. 3. REQUIREMENTS 3.1 Item requirements. The individual item requirements for device c

25、lasses Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class

26、 M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL

27、-PRF-38535, appendix A and herein for device class M. 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein and figure 1. 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. 3.2.3 Logic block diagram. The logic block diagram shall be as s

28、pecified on figure 3. 3.3 Electrical performance characteristics and postirradiation parameter limits. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperatu

29、re range. 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturers PIN may a

30、lso be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the “5962-“ on the device. For RHA product using this option, the RHA designator shall still be marked. Marking fo

31、r device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. 3.5.1 Certification/compliance mark. The certification mark for device classes Q and V shall be a “QML“ or “Q“ as required in MIL-PRF-38535. The compl

32、iance mark for device class M shall be a “C“ as required in MIL-PRF-38535, appendix A. 3.6 Certificate of compliance. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herei

33、n). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing sha

34、ll affirm that the manufacturers product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-

35、STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92305 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 REVISION LEVEL E SHEET 5 DSCC FORM 2234 APR 97 3.7 Certificate of conformance. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PR

36、F-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. 3.8 Notification of change for device class M. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as de

37、fined in MIL-PRF-38535, appendix A. 3.9 Verification and review for device class M. For device class M, DSCC, DSCCs agent, and the acquiring activity retain the option to review the manufacturers facility and applicable required documentation. Offshore documentation shall be made available onshore a

38、t the option of the reviewer. 3.10 Microcircuit group assignment for device class M. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). 3.11 Serialization for device class V. Class V shall be serialized in accordance with MIL-PRF-

39、38535. 3.12 Operational notes. Additional information shall be provided by the device manufacturer (see 6.7 herein). 4. QUALITY ASSURANCE PROVISIONS 4.1 Sampling and inspection. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in

40、 the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 Screening. For device classes Q a

41、nd V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality

42、conformance inspection. 4.2.1 Additional criteria for device class M. a. Delete the sequence specified as initial (pre-burn-in) electrical parameters through interim (post-burn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. b. For device class M, the t

43、est circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordan

44、ce with the intent specified in test method 1015. (1) Static burn-in for device classes M, Q, and V (method 1015 of MIL-STD-883, test condition A). (a) All inputs shall be connected to GND. Outputs may be open or connected to 5.0 V + 0.5 - 0.0 V minimum. Resistors R1 are optional on both inputs and

45、outputs, and required on outputs connected to VCC+ 0.5 - 0.0 V. R1 = 220 to 47 k. For static II burn-in, reverse all input connections (i.e., VSSto VCC). (b) VCC= 5.0 V + 0.5 V - 0.0 V minimum. (2) TA= +125C, minimum. c. Interim and final electrical test parameters shall be as specified in table IIA

46、 herein. 4.2.2 Additional criteria for device classes Q and V. a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturers QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under do

47、cument revision level control of the device manufacturers Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable,

48、in accordance with the intent specified in test method 1015 of MIL-STD-883. b. Interim and final electrical test parameters shall be as specified in table IIA herein. c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix

49、 B. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-92305 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 REVISION LEVEL E SHEET 6 DSCC FORM 2234 APR 97 TABLE I. Electrical performance characteristics. Limits Test Symbol Conditions 4.5 V

展开阅读全文
相关资源
  • JEITA EDR7315B-2006 Design guide for semiconductor packages ball grid array(BGA)《半导体包装件球栅阵列(BGA)用设计指南》.pdfJEITA EDR7315B-2006 Design guide for semiconductor packages ball grid array(BGA)《半导体包装件球栅阵列(BGA)用设计指南》.pdf
  • JEITA EDR-7316C-2007 Design guideline of integrated circuits for Fine-pitch Ball Grid Array and Fine-pitch Land Grid Array 《细间距球栅阵列和细间距基板栅格阵列用集成电路的设计指南》.pdfJEITA EDR-7316C-2007 Design guideline of integrated circuits for Fine-pitch Ball Grid Array and Fine-pitch Land Grid Array 《细间距球栅阵列和细间距基板栅格阵列用集成电路的设计指南》.pdf
  • BS EN 61191-6-2010 Printed board assemblies - Evaluation criteria for voids in soldered joints of BGA and LGA and measurement methods《印刷电路板组件 球栅阵列(BGA)和网格阵列(LGA)的焊接接头内空隙及测量方法用评定标准》.pdfBS EN 61191-6-2010 Printed board assemblies - Evaluation criteria for voids in soldered joints of BGA and LGA and measurement methods《印刷电路板组件 球栅阵列(BGA)和网格阵列(LGA)的焊接接头内空隙及测量方法用评定标准》.pdf
  • SJ 51420.3-2003 半导体集成电路陶瓷针栅阵列外壳详细规范.pdfSJ 51420.3-2003 半导体集成电路陶瓷针栅阵列外壳详细规范.pdf
  • BS EN 60191-6-16-2007 Mechanical standardization of semiconductor devices - Glossary of semiconductor tests and burn-in sockets for BGA LGA FBGA and FLGA《半导体器件的机械标准化 球栅阵列封装(BGA) 栅格.pdfBS EN 60191-6-16-2007 Mechanical standardization of semiconductor devices - Glossary of semiconductor tests and burn-in sockets for BGA LGA FBGA and FLGA《半导体器件的机械标准化 球栅阵列封装(BGA) 栅格.pdf
  • JB T 11504-2013 球栅数字显示仪表.pdfJB T 11504-2013 球栅数字显示仪表.pdf
  • SJ 51420-3-2003 半导体集成电路陶瓷针栅阵列外壳详细规范.pdfSJ 51420-3-2003 半导体集成电路陶瓷针栅阵列外壳详细规范.pdf
  • SJ 51420 3-2003 半导体集成电路陶瓷针栅阵列外壳.详细规范.pdfSJ 51420 3-2003 半导体集成电路陶瓷针栅阵列外壳.详细规范.pdf
  • IEC 61191-6-2010 Printed board assemblies - Part 6 Evaluation criteria for voids in soldered joints of BGA and LGA and measurement method《印刷电路板组件.第6部分 球栅阵列和网格阵列的焊接接头内空隙及测量方法用评定标准》.pdfIEC 61191-6-2010 Printed board assemblies - Part 6 Evaluation criteria for voids in soldered joints of BGA and LGA and measurement method《印刷电路板组件.第6部分 球栅阵列和网格阵列的焊接接头内空隙及测量方法用评定标准》.pdf
  • EN 61191-6-2010 en Printed board assemblies - Part 6 Evaluation criteria for voids in soldered joints of BGA and LGA and measurement method《印刷电路板组件 第6部分 球栅阵列和网格阵列的焊接接头内空隙及测量方法用评定标准.pdfEN 61191-6-2010 en Printed board assemblies - Part 6 Evaluation criteria for voids in soldered joints of BGA and LGA and measurement method《印刷电路板组件 第6部分 球栅阵列和网格阵列的焊接接头内空隙及测量方法用评定标准.pdf
  • 猜你喜欢
    相关搜索
    资源标签

    当前位置:首页 > 标准规范 > 国际标准 > 其他

    copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
    备案/许可证编号:苏ICP备17064731号-1