DLA SMD-5962-98511 REV A-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 62000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《微型电路 带记忆力 数字型CMOS 62000门可编程逻辑器件 单块硅》.pdf

上传人:jobexamine331 文档编号:701277 上传时间:2019-01-01 格式:PDF 页数:42 大小:444.63KB
下载 相关 举报
DLA SMD-5962-98511 REV A-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 62000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《微型电路 带记忆力 数字型CMOS 62000门可编程逻辑器件 单块硅》.pdf_第1页
第1页 / 共42页
DLA SMD-5962-98511 REV A-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 62000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《微型电路 带记忆力 数字型CMOS 62000门可编程逻辑器件 单块硅》.pdf_第2页
第2页 / 共42页
DLA SMD-5962-98511 REV A-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 62000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《微型电路 带记忆力 数字型CMOS 62000门可编程逻辑器件 单块硅》.pdf_第3页
第3页 / 共42页
DLA SMD-5962-98511 REV A-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 62000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《微型电路 带记忆力 数字型CMOS 62000门可编程逻辑器件 单块硅》.pdf_第4页
第4页 / 共42页
DLA SMD-5962-98511 REV A-2007 MICROCIRCUIT MEMORY DIGITAL CMOS 62000 GATE PROGRAMMABLE LOGIC ARRAY MONOLITHIC SILICON《微型电路 带记忆力 数字型CMOS 62000门可编程逻辑器件 单块硅》.pdf_第5页
第5页 / 共42页
点击查看更多>>
资源描述

1、 REVISIONS LTR DESCRIPTION DATE (YR-MO-DA) APPROVED A Boilerplate update, part of 5 year review. ksr 07-06-27 Robert M. Heber REV A A A A A A A SHEET 35 36 37 38 39 40 41 REV A A A A A A A A A A A A A A A A A A A A SHEET 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 REV STATUS REV A A

2、A A A A A A A A A A A A OF SHEETS SHEET 1 2 3 4 5 6 7 8 9 10 11 12 13 14 PMIC N/A PREPARED BY Kenneth Rice DEFENSE SUPPLY CENTER COLUMBUS STANDARD MICROCIRCUIT DRAWING CHECKED BY Jeff Bowling COLUMBUS, OHIO 43218-3990 http:/www.dscc.dla.mil THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS APPROV

3、ED BY Raymond Monnin AND AGENCIES OF THE DEPARTMENT OF DEFENSE DRAWING APPROVAL DATE 98-11-23 MICROCIRCUIT, MEMORY, DIGITAL, CMOS, 62000 GATE PROGRAMMABLE LOGIC ARRAY, MONOLITHIC SILICON AMSC N/A REVISION LEVEL A SIZE A CAGE CODE 67268 5962-98511 SHEET 1 OF 41 DSCC FORM 2233 APR 97 5962-E309-07 Prov

4、ided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-98511 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL A SHEET 2 DSCC FORM 2234 APR 97 1. SCOPE 1.1 Scope. This drawing documents three produ

5、ct assurance class levels consisting of space application (device class V), high reliability (device classes M and Q), and nontraditional performance environment (device class N). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Whe

6、n available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. For device class N, the user is cautioned to assure that the device is appropriate for the application environment. 1.2 PIN. The PIN is as shown in the following example: 5962 - 98511 01 Q X C Federal stock c

7、lass designator RHA designator (see 1.2.1) Device type (see 1.2.2)Device class designatorCase outline (see 1.2.4) Lead finish (see 1.2.5) / (see 1.2.3) / Drawing number 1.2.1 RHA designator. Device classes N, Q, and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with

8、 the appropriate RHA designator. A dash (-) indicates a non-RHA device. 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: Device type Generic number Circuit function Access time 01 XQ4062XL-3 62,000 gate programmable array 3.0 ns 1.2.3 Device class designator. The de

9、vice class designator is a single letter identifying the product assurance level as follows: Device class Device requirements documentation M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A N Ce

10、rtification and qualification to MIL-PRF-38535 with a nontraditional performance environment (encapsulated in plastic) Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835, JEDEC Publication 95, and as follows: Outline l

11、etter Descriptive designator Terminals Package style X CMGA37-P475 475 Pin grid array package Y See figure 1 228 Quad flat package Z See figure 1 228 Quad flat package U LBGA-B-432 432 Ball grid array with four rows on each side (plastic) (JEDEC MO-192-BAR-1) T PQFP-G-240 240 Quad flat package (JEDE

12、C MS-029-GA ) with heat sink molded in the package (plastic) 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes N, Q, and V or MIL-PRF-38535, appendix A for device class M. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from I

13、HS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-98511 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL A SHEET 3 DSCC FORM 2234 APR 97 1.3 Absolute maximum ratings. 1/ 2/ Supply voltage range to ground potential (VCC) - -0.5 V dc to +4.0 V dc DC input voltage range ( VIN) - -

14、0.5 V to 5.5V Voltage applied to three-state output(VTS) - -0.5 V to 5.5V Lead temperature (soldering, 10 seconds) - +260C Power dissipation (PD) - 2.0 W Thermal resistance, junction-to-case (JC): Case outline X - See MIL-STD-1835 Case outlines Y, Z - 20C/W 3/ Case outlines U - 0.8C/W 3/ Case outlin

15、es T - 1.5C/W 3/ Junction temperature (TJ) for ceramic packages - +150C 4/ Junction temperature (TJ) for plastic packages - +125C 4/ Storage temperature range - -65C to +150C 1.4 Recommended operating conditions. Supply voltage relative to ground(VCC) - +3.0 V dc minimum to +3.6 V dc maximum Input h

16、igh voltage ( VIH) - 50% of VCCto 5.5 V Input low voltage (VIL)- 0V to 30% of VCCMaximum input signal transition time (tIN) - 250 ns Case operating temperature range (TC)- -55C to +125C Junction operating temperature range (TJ) - -55C to +125C for Plastic packages 1.5 Digital logic testing for devic

17、e classes N, Q and V. Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) - 99.9 percent 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent

18、 specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method S

19、tandard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http:/assist.daps.dla.

20、mil/quicksearch/ or http:/assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 1/ All voltage values in this drawing are with respect to VSS2/ Stresses above the absolute maximum rating may cause permanent damage to the d

21、evice. Extended operation at the maximum levels may degrade performance and affect reliability. 3/ When a thermal resistance for this case is specified in MIL-STD-1835 that value shall supersede the value indicated herein. 4/ Maximum junction temperature shall not be exceeded except for allowable sh

22、ort duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-98511 DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION

23、 LEVEL A SHEET 4 DSCC FORM 2234 APR 97 2.2 Non-Government publications. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM

24、) ASTM Standard F1192-00 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to: ASTM International, PO Box C700, 100 Barr Harbor Drive, West Conshohocken, PA 19428-2959;

25、 http:/www.astm.org.) ELECTRONICS INDUSTRIES ALLIANCE (EIA) JEDEC Standard EIA/JESD78 - IC Latch-Up Test. JEDEC Publication 95 - Registered and Standard Outlines for Semiconductor Devices (Copies of these documents are available online at www.jedec.org/ or from the Electronics Industries Alliance, 2

26、500 Wilson Boulevard, Arlington, VA 22201-3834). (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 Order of prece

27、dence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. 3. REQUIREMENTS 3.1 Item require

28、ments. The individual item requirements for device classes N, Q, and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described h

29、erein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MI

30、L-PRF-38535 and herein for device classes N, Q, and V or MIL-PRF-38535, appendix A and herein for device class M. 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2.

31、3.2.3 Logic block diagram. The logic block diagram shall be as specified on figure 3. 3.3 Electrical performance characteristics and postirradiation parameter limits. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified i

32、n table I and shall apply over the full case operating temperature range. 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. 3.5 Marking. The part shall be marked with the PI

33、N listed in 1.2 herein. In addition, the manufacturers PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the “5962-“ on the device. For RHA product using this option, the RHA design

34、ator shall still be marked. Marking for device classes N, Q, and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. 3.5.1 Certification/compliance mark. The certification mark for device classes N, Q, and V shall be a “QML“

35、or “Q“ as required in MIL-PRF-38535. The compliance mark for device class M shall be a “C“ as required in MIL-PRF-38535, appendix A. Provided by IHSNot for ResaleNo reproduction or networking permitted without license from IHS-,-,-STANDARD MICROCIRCUIT DRAWING SIZE A 5962-98511 DEFENSE SUPPLY CENTER

36、 COLUMBUS COLUMBUS, OHIO 43218-3990 REVISION LEVEL A SHEET 5 DSCC FORM 2234 APR 97 3.6 Certificate of compliance. For device classes N, Q, and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herei

37、n). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing sha

38、ll affirm that the manufacturers product meets, for device classes N, Q, and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. 3.7 Certificate of conformance. A certificate of conformance as required for device classes N,

39、 Q, and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. 3.8 Notification of change for device class M. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices

40、 acquired to this drawing is required for any change that affects this drawing. 3.9 Verification and review for device class M. For device class M, DSCC, DSCCs agent, and the acquiring activity retain the option to review the manufacturers facility and applicable required documentation. Offshore doc

41、umentation shall be made available onshore at the option of the reviewer. 3.10 Microcircuit group assignment for device class M. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). 4. VERIFICATION 4.1 Sampling and inspection. For d

42、evice classes N, Q, and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturers Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampli

43、ng and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. 4.2 Screening. For device classes N, Q, and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class

44、 M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. 4.2.1 Additional criteria for device class M. a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-

45、in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. b. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For de

46、vice class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015. c. Interim and final electrical parameters shall be as specified in table IIA herein. 4.2.2 Additional criteria for device classes N

47、, Q, and V. a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturers QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturers Technology Review Board (TRB) in accordance

展开阅读全文
相关资源
猜你喜欢
相关搜索

当前位置:首页 > 标准规范 > 国际标准 > 其他

copyright@ 2008-2019 麦多课文库(www.mydoc123.com)网站版权所有
备案/许可证编号:苏ICP备17064731号-1